National Semiconductor

# 74LVT543 3.3V ABT Octal Registered Transceiver with TRI-STATE® Outputs

#### **General Description**

The 'LVT543 octal transceiver contains two sets of D-type latches for temporary storage of data flowing in either direction. Separate Latch Enable and Output Enable inputs are provided for each register to permit independent control of inputting and outputting in either direction of data flow.

These octal registered transceivers is/are designed for low-voltage (3.3V)  $V_{CC}$  applications, but with the capability to provide a TTL interface to a 5V environment. The LVT543 is fabricated with an advanced BiCMOS technology to achieve high speed operation similar to 5V ABT while maintaining a low power dissipation.

#### Features

 Input and output interface capability to systems at 5V V<sub>CC</sub>

**ADVANCE INFORMATION** 

February 1996

- Bus-Hold data inputs eliminate the need for external pull-up resistors to hold unused inputs
- Live insertion/extraction permitted
- Power Up/Down high impedance provides glitch-free bus loading
- Outputs source/sink -32 mA/+64 mA
- Available in SOIC JEDEC and TSSOP
- Functionally compatible with the 74 series 543
- Latch-up performance exceeds 500 mA

### **Pin Descriptions**

### **Connection Diagram**

CEAB -

GND

 Pin Names
 Description

 OEAB, OEBA
 Output Enable Inputs

 LEAB, LEBA
 Latch Enable Inputs

 CEAB, CEBA
 Chip Enable Inputs

 A<sub>0</sub>-A<sub>7</sub>
 Side A Inputs or

 TRI-STATE Outputs
 Side B Inputs or

 B<sub>0</sub>-B<sub>7</sub>
 Side B Inputs or

| for SOIC, SSOP II and TSSOP |      |                     |  |  |  |
|-----------------------------|------|---------------------|--|--|--|
| LEBA -                      |      | 4 – V <sub>CC</sub> |  |  |  |
| OEBA -                      | 2 2  | 3 - CEBA            |  |  |  |
| A <sub>0</sub> —            | 3 2  | 2 — B <sub>0</sub>  |  |  |  |
| A <sub>1</sub> —            | 4 2  | 21 — B <sub>1</sub> |  |  |  |
| A <sub>2</sub> —            | 5 2  | 20 — В <sub>2</sub> |  |  |  |
| Α3 —                        | 6 1  | 9 — B <sub>3</sub>  |  |  |  |
| A <sub>4</sub> —            | 7 1  | 8 — B <sub>4</sub>  |  |  |  |
| A <sub>5</sub> —            | 8 1  | 7 — B <sub>5</sub>  |  |  |  |
| A <sub>6</sub> —            | 9 1  | 6 — B <sub>6</sub>  |  |  |  |
|                             | 10 1 | 5 8.                |  |  |  |

**Pin Assignment** 

TL/F/12448-1

- LEAB

|                          | SOIC JEDEC                | TSSOP                       | SSOP II                     |
|--------------------------|---------------------------|-----------------------------|-----------------------------|
| Order Number             | 74LVT543WM<br>74LVT543WMX | 74LVT543MTC<br>74LVT543MTCX | 74LTV543MSA<br>74LTV543MSAX |
| See NS Package<br>Number | M24B                      | MTC24                       | MSA24                       |

TRI-STATE® is a registered trademark of National Semiconductor Corporation.

© 1996 National Semiconductor Corporation TL/F/12448

RRD-B30M17/Printed in U. S. A.

http://www.national.com

'4LVT543 3.3V ABT Octal Registered Transceiver with TRI-STATE Outputs

## **Functional Description**

The 'LVT543 contains two sets of D-type latches, with separate input and output controls for each. For data flow from A to B, for example, the A to B Enable ( $\overline{CEAB}$ ) input must be low in order to enter data from the A port or take data from the B port as indicated in the Data I/O Control Table. With  $\overline{CEAB}$  low, a low signal on ( $\overline{LEAB}$ ) input makes the A to B latches transparent; a subsequent low to high transition of the  $\overline{LEAB}$  line puts the A latches in the storage mode and their outputs no longer change with the A inputs. With  $\overline{CEAB}$  and  $\overline{OEAB}$  both low, the B output buffers are active and reflect the data present on the output of the A latches. Control of data flow from B to A is similar, but using the  $\overline{CEBA}$ ,  $\overline{LEBA}$  and  $\overline{OEAB}$ .

| Data I/O Control Table |      |      |              |                |  |  |  |  |
|------------------------|------|------|--------------|----------------|--|--|--|--|
| Inputs                 |      |      | Lateb Status | Output Buffors |  |  |  |  |
| CEAB                   | LEAB | OEAB | Laten Status | Output Buffers |  |  |  |  |
| н                      | х    | х    | Latched      | High Z         |  |  |  |  |
| X                      | н    | Х    | Latched      | _              |  |  |  |  |
| L                      | L    | Х    | Transparent  | _              |  |  |  |  |
| X                      | Х    | н    | _            | High Z         |  |  |  |  |
| L                      | Х    | L    | _            | Driving        |  |  |  |  |

H = High Voltage Level L = Low Voltage Level

X = Immaterial

### Logic Diagram



#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

 Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.  A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

| N                      | National Semiconductor<br>Corporation | National Semiconductor<br>Europe    | National Semiconductor<br>Southeast Asia | National Semiconductor<br>Japan Ltd. |
|------------------------|---------------------------------------|-------------------------------------|------------------------------------------|--------------------------------------|
| V                      | Americas                              | Fax: +49 (0) 180-530 85 86          | Fax: (852) 2376 3901                     | Tel: 81-3-5620-7561                  |
|                        | Tol: 1(800) 272 0050                  | Email: europe.support@nsc.com       | Email: sea.support@nsc.com               | Fax: 81-3-5620-6179                  |
|                        | Eax: 1(800) 737 7018                  | Deutsch Tel: +49 (0) 180-530 85 85  |                                          |                                      |
|                        | Fmail: aupport@noo.com                | English Tel: +49 (0) 180-532 78 32  |                                          |                                      |
| Email: supportense.com | Email: supportense.com                | Français Tel: +49 (0) 180-532 93 58 |                                          |                                      |
| http://                | www.national.com                      | Italiano Tel: +49 (0) 180-534 16 80 |                                          |                                      |

National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.

This datasheet has been download from:

www.datasheetcatalog.com

Datasheets for electronics components.