- Compatible With IEEE Std 1194.1-1991 (BTL)
- TTL A Port, Backplane Transceiver Logic (BTL) B Port
- Open-Collector B-Port Outputs Sink 100 mA
- BIAS V<sub>CC</sub> Pin Minimizes Signal Distortion During Live Insertion or Withdrawal
- High-Impedance State During Power Up and Power Down
- B-Port Biasing Network Preconditions the Connector and PC Trace to the BTL High-Level Voltage
- TTL-Input Structures Incorporate Active Clamping Networks to Aid in Line Termination
- Packaged in Plastic Quad Flatpack



### description

The SN74FB2032 device is a 9-bit transceiver designed to translate signals between TTL and backplane transceiver logic (BTL) environments and to perform bus arbitration. It is designed specifically to be compatible with IEEE Std 1194.1-1991.

The  $\overline{B}$  port operates at BTL-signal levels. The open-collector  $\overline{B}$  ports are specified to sink 100 mA and have minimum output edge rates of 2 ns. Two output enables (OEB and  $\overline{OEB}$ ) are provided for the  $\overline{B}$  outputs. When OEB is low,  $\overline{OEB}$  is high, or  $V_{CC}$  is less than 2.1 V, the  $\overline{B}$  port is turned off.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



## SN74FB2032 9-BIT TTL/BTL COMPETITION TRANSCEIVER

SCBS175H - NOVEMBER 1991 - REVISED SEPTEMBER 1999

### description (continued)

The A port operates at TTL-signal levels. The A outputs reflect the inverse of the data at the  $\overline{B}$  port when the A-port output enable, OEA, is high. When OEA is low or when  $V_{CC}$  is less than 2.1 V, the A outputs are in the high-impedance state.

The A-port data is latched when the latch enable (LE) is high. When LE is low, the latches are transparent.

The Futurebus protocol logic can be activated by taking  $\overline{\text{COMPETE}}$  low. The module (device) then compares its A data (arbitration number) against the A data of another identical module also connected to the  $\overline{\text{B}}$  arbitration bus, and sets WIN high if the A data is greater than the A data of the other module (i.e., has higher priority). A8 and  $\overline{\text{B8}}$  are the most-significant bits, and A1 and  $\overline{\text{B1}}$  are the least-significant bits. If OEB is high and  $\overline{\text{OEB}}$  is low during this operation, and the A bus of the first module wins priority, the A bus asserts its arbitration number on the  $\overline{\text{B}}$ -arbitration bus.

AP and  $\overline{BP}$  are the bus-parity bits. The winning module can assert  $\overline{BP}$  low if its parity bit (AP) is high.

In a typical operating sequence, a Futurebus arbitration controller latches its arbitration number into the A port and waits for the results of a competition. When the competition is complete, and if the controller's arbitration number did not win, the controller reads back the current value of the  $\overline{B}$  bus (by taking OEA high) and determines the winning arbitration number. This allows the module to change its arbitration number for the next competition cycle, if desired.

Pins are allocated for the four-wire IEEE Std 1149.1 (JTAG) test bus. TMS and TCK are not connected and TDI is shorted to TDO.

BIAS  $V_{CC}$  establishes a voltage between 1.62 V and 2.1 V on the BTL outputs when  $V_{CC}$  is not connected.

BG V<sub>CC</sub> and BG GND are the supply inputs for the bias generator.

The SN74FB2032 is characterized for operation from 0°C to 70°C.



#### **Function Tables**

#### **TRANSCEIVER**

|     | INPUTS |     | FUNCTION                                                   |  |  |  |
|-----|--------|-----|------------------------------------------------------------|--|--|--|
| OEA | OEB    | OEB | FUNCTION                                                   |  |  |  |
| L   | Н      | L   | A data to B bus                                            |  |  |  |
| Н   | L      | Х   | B data to A bus                                            |  |  |  |
| Н   | Χ      | Н   |                                                            |  |  |  |
| Н   | Н      | L   | $\overline{A}$ data to B bus, $\overline{B}$ data to A bus |  |  |  |
| L   | L      | Χ   | Isolation                                                  |  |  |  |
| L   | Χ      | Н   | isolation                                                  |  |  |  |

#### WIN

|     | INPUTS       |   |                 |     |  |  |
|-----|--------------|---|-----------------|-----|--|--|
| OEB | OEB OEB COMP |   | DATA<br>A1, A2† | WIN |  |  |
| Н   | Н            | Х | Х               | L   |  |  |
| Н   | L            | Н | Х               | L   |  |  |
| Н   | L            | L | A1 < A2         | L   |  |  |
| Н   | L            | L | A2 ≤ A1         | Н   |  |  |

<sup>†</sup>A1 refers to the A data of Module 1 and A2 refers to the A data of Module 2. If LE = L, A = current A data. If LE = H, A = the value of A8–A1 prior to the most recent low-to-high transition of LE.

#### BP

|     | INP | INPUTS |     |    |  |  |
|-----|-----|--------|-----|----|--|--|
| OEB | OEB | WIN    | AP‡ | BP |  |  |
| L   | Х   | Χ      | Х   | Н  |  |  |
| Х   | Н   | Χ      | X   | Н  |  |  |
| Н   | L   | L      | X   | Н  |  |  |
| Н   | L   | Н      | L   | Н  |  |  |
| Н   | L   | Н      | Н   | L  |  |  |

‡ If LE = L, AP = current AP data. If LE = H, AP = the level of AP prior to the most recent low-to-high transition of LE.

## functional block diagram





## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage range, V <sub>CC</sub>                                                        | –0.5 V to 7 V   |
|----------------------------------------------------------------------------------------------|-----------------|
| Input voltage range, V <sub>I</sub> : Except BP, B port                                      | –1.2 V to 7 V   |
| BP, B port                                                                                   | –1.2 V to 3.5 V |
| Voltage range applied to any $\overline{B}$ output in the disabled or power-off state, $V_O$ |                 |
| Voltage range applied to any output in the high state, VO                                    |                 |
| Input clamp current, I <sub>IK</sub> : Except B port                                         | –40 mA          |
| B port                                                                                       | −18 mA          |
| Current applied to any single output in the low state, IO: A port                            | 48 mA           |
| <u>B</u> port                                                                                | 200 mA          |
| Package thermal impedance, θ <sub>JA</sub> (see Note 1)                                      | 44°C/W          |
| Storage temperature range, T <sub>stq</sub>                                                  | –65°C to 150°C  |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTE 1: The package thermal impedance is calculated in accordance with JESD 51.

## recommended operating conditions (see Note 2)

|                                                      |                                |                 | MIN       | NOM | MAX | UNIT |
|------------------------------------------------------|--------------------------------|-----------------|-----------|-----|-----|------|
| VCC,<br>BIAS V <sub>CC</sub> ,<br>BG V <sub>CC</sub> | Supply voltage                 |                 | 4.5       | 5   | 5.5 | V    |
| V                                                    | High level input valtage       | BP, B port      | 1.62      |     | 2.3 | V    |
| VIH                                                  | High-level input voltage       | Except B port   | 2         |     | V   |      |
| V                                                    | Low level input voltage        | BP, B port      | 0.75 1.47 |     | V   |      |
| V <sub>IL</sub>                                      | Low-level input voltage        | Except B port   |           |     | 0.8 | v    |
| lıK                                                  | Input clamp current            |                 |           |     | -18 | mA   |
| loн                                                  | High-level output current      | AP, WIN, A port |           |     | -3  | mA   |
| la.                                                  | Louis louis autout aureant     | AP, WIN, A port |           |     | 24  | A    |
| lOL                                                  | Low-level output current       | BP, B port      | 100       |     |     | mA   |
| T <sub>A</sub>                                       | Operating free-air temperature | •               | 0         |     | 70  | °C   |

NOTE 2: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004.

## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|                   | PARAMETER                          | TEST                                        | CONDITIONS                              | MIN  | TYP <sup>†</sup> | MAX  | UNIT |
|-------------------|------------------------------------|---------------------------------------------|-----------------------------------------|------|------------------|------|------|
| Vina              | BP, B port                         | V <sub>CC</sub> = 4.5 V,                    | I <sub>I</sub> = -18 mA                 |      |                  | -1.2 | V    |
| VIK               | Except BP, B port                  | V <sub>CC</sub> = 4.5 V,                    | I <sub>I</sub> = -40 mA                 |      |                  | -0.5 | V    |
| Vall              | AP, WIN, A port                    | V <sub>CC</sub> = 4.5 V                     | I <sub>OH</sub> = -1 mA                 |      |                  |      | V    |
| VOH               | Ar, Will, A port                   | VCC = 4.5 V                                 | $I_{OH} = -3 \text{ mA}$                | 2.5  | 3.3              |      | V    |
|                   | AP, WIN, A port                    | V <sub>CC</sub> = 4.5 V                     | $I_{OL} = 20 \text{ mA}$                |      |                  |      |      |
| V/01              |                                    | VCC = 4.5 V                                 | $I_{OL} = 24 \text{ mA}$                |      | 0.35             | 0.5  | V    |
| VOL               |                                    | V <sub>CC</sub> = 4.5 V                     | $I_{OL} = 80 \text{ mA}$                | 0.75 |                  | 1.1  | v    |
|                   | BP, B port                         | VCC = 4.5 V                                 | I <sub>OL</sub> = 100 mA                |      |                  | 1.15 |      |
| Ц                 | Except BP, B port                  | $V_{CC} = 5.5 V,$                           | V <sub>I</sub> = 5.5 V                  |      |                  | 50   | μΑ   |
| I <sub>IH</sub> ‡ | Except BP, B port                  | $V_{CC} = 5.5 \text{ V},$                   | V <sub>I</sub> = 2.7 V                  |      |                  | 50   | μΑ   |
| I <sub>IL</sub> ‡ | Except BP, B port                  | $V_{CC} = 5.5 \text{ V},$                   | V <sub>I</sub> = 0.5 V                  |      |                  | -50  | μА   |
|                   | BP, B port                         | V <sub>CC</sub> = 5.5 V,                    | V <sub>I</sub> = 0.75 V                 |      |                  | -100 | μΑ   |
| lozh              | AP, WIN, A port                    | $V_{CC} = 2.1 \text{ V to } 5.5 \text{ V},$ | $V_0 = 2.7 \text{ V}$                   |      |                  | 50   | mA   |
| lozL              | AP, WIN, A port                    | $V_{CC} = 2.1 \text{ V to } 5.5 \text{ V},$ | V <sub>O</sub> = 0.5 V                  |      |                  | -50  | mA   |
| lozpu             | AP, WIN, A port                    | $V_{CC} = 0 \text{ V to } 2.1 \text{ V},$   | $V_0 = 0.5 \text{ V to } 2.7 \text{ V}$ |      |                  | 50   | mA   |
| lozpd             | AP, WIN, A port                    | $V_{CC} = 2.1 \text{ V to 0 V},$            | $V_0 = 0.5 \text{ V to } 2.7 \text{ V}$ |      |                  | -50  | mA   |
| ІОН               | BP, B port                         | $V_{CC} = 0 \text{ to } 5.5 \text{ V},$     | V <sub>O</sub> = 2.1 V                  |      |                  | 100  | μΑ   |
| los§              | AP, WIN, A port                    | V <sub>CC</sub> = 5.5 V,                    | VO = 0                                  | -30  |                  | -150 | mA   |
| 100               | A port to B port                   | Vac 55V                                     | la 0                                    |      |                  | 55   | mA   |
| Icc               | B port to A port                   | V <sub>CC</sub> = 5.5 V,                    | IO = 0                                  |      |                  | 65   | IIIA |
| Ci                | Control Inputs                     | V <sub>I</sub> = 0.5 V or 2.5 V             |                                         |      | 4                |      | pF   |
| Co                | WIN port                           | V <sub>O</sub> = 0.5 V or 2.5 V             |                                         |      | 8                |      | pF   |
|                   | A port                             | V <sub>O</sub> = 0.5 V to 2.5 V             |                                         |      | 7                |      |      |
| C <sub>io</sub>   | B port<br>per IEEE Std 1194.1-1991 | V <sub>CC</sub> = 0 V to 5.5 V              |                                         |      | ·                | 5    | pF   |

## live-insertion specifications over recommended operating free-air temperature range

| PAR                                                                                        | PARAMETER TEST CONDITIONS |                                            | MIN                                                                                              | MAX                                     | UNIT |     |    |
|--------------------------------------------------------------------------------------------|---------------------------|--------------------------------------------|--------------------------------------------------------------------------------------------------|-----------------------------------------|------|-----|----|
| Lice (BIAS Vec)                                                                            |                           | V <sub>CC</sub> = 0 to 4.5 V               | $V_B = 0 \text{ to } 2 \text{ V},$ $V_I \text{ (BIAS V}_{CC}) = 4.5 \text{ V to } 5.5 \text{ V}$ |                                         |      | 450 | μA |
|                                                                                            |                           | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ |                                                                                                  |                                         |      | 10  | μΑ |
| VO                                                                                         | B port                    | $V_{CC} = 0$ ,                             | $V_{I}$ (BIAS $V_{CC}$ ) = 5 $V$                                                                 |                                         | 1.62 | 2.1 | V  |
|                                                                                            |                           | $V_{CC} = 0$ ,                             | $V_B = 1 V$ ,                                                                                    | $V_I$ (BIAS $V_{CC}$ ) = 4.5 V to 5.5 V | -1   |     |    |
| IO $\overline{B}$ port $\overline{V}_{CC} = 0$ to 5.5 V, $\overline{V}_{CC} = 0$ to 2.2 V, |                           | $V_{CC} = 0 \text{ to } 5.5 \text{ V},$    | OEB = 0 to 0.8 V                                                                                 |                                         |      | 100 | μΑ |
|                                                                                            |                           | $V_{CC} = 0 \text{ to } 2.2 \text{ V},$    | OEB = 0 to 5 V                                                                                   |                                         |      | 100 |    |



<sup>†</sup> All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C. ‡ For I/O ports, the parameters I<sub>IH</sub> and I<sub>IL</sub> include the off-state output current. § Not more than one output should be shorted at a time, and the duration of the short circuit should not exceed one second.

## SN74FB2032 9-BIT TTL/BTL COMPETITION TRANSCEIVER

SCBS175H - NOVEMBER 1991 - REVISED SEPTEMBER 1999

## timing requirements over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 1)

|                 |                |                                 |     | V <sub>CC</sub> = 5 V,<br>T <sub>A</sub> = 25°C |     | MAX | UNIT |
|-----------------|----------------|---------------------------------|-----|-------------------------------------------------|-----|-----|------|
|                 |                |                                 | MIN | MAX                                             |     |     |      |
| t <sub>W</sub>  | Pulse duration | LE high or low                  | 3.3 |                                                 | 3.3 |     | ns   |
|                 |                | Data high before LE↑ (A to B)   | 1.5 |                                                 | 1.5 |     |      |
| ١.              | Catus time     | Data low before LE↑             |     |                                                 | 1.4 |     |      |
| t <sub>su</sub> | Setup time     | Data high before LE↑ (A to WIN) |     | 1.9                                             |     | ns  |      |
|                 |                | Data low before LE↑             | 1.7 |                                                 | 1.7 |     |      |
|                 |                | Data high before LE↑ (A to B)   | 1.7 |                                                 | 1.7 |     |      |
| ١.              |                | Data low after LE↑              | 1.3 |                                                 | 1.3 |     |      |
| t <sub>h</sub>  | Hold time      | Data high before LE↑ (A to WIN) | 1.6 |                                                 | 1.6 |     | ns   |
|                 |                | Data low after LE↑              | 0.9 |                                                 | 0.9 |     |      |

# switching characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 1)

| F              | PARAMETER             | FROM<br>(INPUT)          | TO<br>(OUTPUT)            | V(  | V <sub>CC</sub> = 5 V,<br>T <sub>A</sub> = 25°C |      | MIN | MAX  | UNIT |
|----------------|-----------------------|--------------------------|---------------------------|-----|-------------------------------------------------|------|-----|------|------|
|                |                       | (1141 01)                | (001101)                  | MIN | TYP                                             | MAX  |     |      |      |
|                | <sup>t</sup> PLH      | A or AP                  | B or BP                   | 2.9 | 5.2                                             | 6.5  | 2.7 | 7    | ns   |
|                | <sup>t</sup> PHL      | AUIAP                    | B or BP                   | 3   | 4.9                                             | 6.3  | 2.8 | 6.6  | 115  |
|                | <sup>t</sup> PLH      | A                        | <u> </u>                  | 3.1 | 5.6                                             | 7.4  | 2.5 | 8.4  | ns   |
|                | <sup>t</sup> PHL      |                          | <u>B</u> <sub>n − 1</sub> | 3.4 | 5.6                                             | 7.4  | 3.2 | 9    | 115  |
|                | <sup>t</sup> PLH      | A                        | BP                        | 4.5 | 6.6                                             | 8.1  | 4   | 8.9  | ns   |
|                | <sup>t</sup> PHL      |                          | ВР                        | 4.1 | 6.3                                             | 7.7  | 3.8 | 8.4  | 115  |
|                | <sup>t</sup> PLH      | B                        | <u> </u>                  | 5.5 | 8.4                                             | 10.8 | 4.8 | 11.4 | ns   |
|                | <sup>t</sup> PHL      | В                        | <u>B</u> n − 1            | 5.5 | 7.4                                             | 8.9  | 4.9 | 10   | 115  |
|                | <sup>t</sup> PLH      | LE                       | B or BP                   | 3.7 | 5.6                                             | 6.8  | 3.4 | 7.3  | no   |
|                | <sup>t</sup> PHL      |                          | B OL Bb                   | 3.5 | 5.1                                             | 6.1  | 3.1 | 6.8  | ns   |
|                | <sup>t</sup> PLH      |                          | 4 45                      | 3   | 5.3                                             | 7    | 2.9 | 7.2  |      |
|                | <sup>t</sup> PHL      | B or BP                  | A or AP                   | 2.8 | 4.6                                             | 5.9  | 2   | 6.1  | ns   |
|                | <sup>t</sup> PLH      | _                        | 14/15/                    | 4   | 6                                               | 7.2  | 3.4 | 8.2  |      |
|                | <sup>t</sup> PHL      | B                        | WIN                       | 4.2 | 6.6                                             | 8.6  | 3.9 | 8.9  | ns   |
|                | <sup>t</sup> PLH      | ,                        | 14/15/                    | 1.9 | 4.1                                             | 5.4  | 1.7 | 5.9  |      |
|                | <sup>t</sup> PHL      | - A                      | WIN                       | 1.9 | 4                                               | 5.3  | 1.6 | 6    | ns   |
|                | <sup>t</sup> PLH      |                          |                           | 2.4 | 4.4                                             | 5.7  | 2.1 | 6.4  |      |
|                | t <sub>PHL</sub>      | LE                       | WIN                       | 1.9 | 3.5                                             | 4.5  | 1.6 | 4.9  | ns   |
|                | tPLH                  | COMPETE                  |                           | 1.6 | 3.4                                             | 4.5  | 1.3 | 5    |      |
|                | tPHL                  |                          | WIN                       | 1.7 | 3.4                                             | 4.4  | 1.5 | 4.9  | ns   |
|                | tPLH                  |                          |                           | 1.7 | 3.5                                             | 4.7  | 1.4 | 5.4  |      |
|                | tPHL                  | OEB                      | WIN                       | 2.2 | 3.8                                             | 4.7  | 2   | 5    | ns   |
|                | tPLH                  |                          | _                         | 3.2 | 5.2                                             | 6.6  | 2.7 | 7.3  |      |
|                | tPHL                  | COMPETE                  | B                         | 3.8 | 5.6                                             | 6.7  | 3.5 | 7.3  | ns   |
|                | t <sub>PLH</sub>      |                          |                           | 3.9 | 6.2                                             | 7.6  | 3.8 | 7.8  |      |
|                | tPHL                  | COMPETE                  | BP                        | 3.9 | 5.7                                             | 7    | 3.4 | 7.8  | ns   |
|                | tPLH                  |                          |                           | 3.1 | 5.3                                             | 6.7  | 2.9 | 7.3  |      |
|                | tPHL                  | OEB                      | B                         | 3.4 | 5.4                                             | 6.7  | 3.2 | 7.2  | ns   |
|                | tPLH                  |                          |                           | 4.6 | 6.7                                             | 8.1  | 4.4 | 8.6  |      |
|                | tPHL                  | OEB                      | B                         | 3.7 | 5.9                                             | 8.1  | 3.4 | 8.9  | ns   |
|                | t <sub>PZH</sub>      |                          |                           | 2.5 | 4.3                                             | 6    | 2.2 | 6.3  |      |
|                | t <sub>PZL</sub>      | OEA                      | A                         | 2.2 | 3.9                                             | 5.3  | 2.2 | 5.8  | ns   |
|                | t <sub>PHZ</sub>      | 1                        |                           | 1.7 | 3.4                                             | 4.9  | 1.3 | 5.5  |      |
|                | tPLZ                  | OEA                      | A                         | 1.9 | 3.7                                             | 5.4  | 1.7 | 5.7  | ns   |
|                |                       | A                        |                           | 1   | 0.8                                             | J    |     | J    |      |
| tsk(p)         | Pulse skew            | $\frac{1}{\overline{B}}$ | A                         | +   | 0.5                                             |      |     |      | ns   |
|                | <del> </del>          | A                        | B                         | +   | 0.8                                             |      |     |      |      |
| tsk(o)         | Pulse skew            | B                        | A                         | +   | 0.6                                             |      |     |      | ns   |
| t <sub>r</sub> | Rise time, 1.3 V to   |                          | <u> </u>                  | 1   | 2.2                                             | 3.2  | 1   | 3.2  | ns   |
| tf             | Fall time, 1.3 V to   | •                        |                           | 1   | 1.3                                             | 2.3  | 1   | 2.5  | ns   |
|                | input pulse rejection | ·                        |                           | 1   |                                                 | 0    | 1   |      | ns   |



#### PARAMETER MEASUREMENT INFORMATION



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: TTL inputs: PRR  $\leq$  10 MHz, Z<sub>O</sub> = 50  $\Omega$ ,  $t_f \leq$  2.5 ns,  $t_f \leq$  2.5 ns; BTL inputs: PRR  $\leq$  10 MHz, Z<sub>O</sub> = 50  $\Omega$ ,  $t_f \leq$  2.5 ns.
- D. The outputs are measured one at a time with one transition per measurement.

Figure 1. Load Circuits and Voltage Waveforms



#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1999, Texas Instruments Incorporated

## This datasheet has been downloaded from:

www. Data sheet Catalog.com

Datasheets for electronic components.